### **Unit III - Pipelining**

C.Bala Subramanian, AP/CSE, KLU





activity in a computer system.



- Pipelining is widely used in modern processors.
- Pipelining improves system performance in terms of throughput.
- Pipelined organization requires sophisticated compilation techniques.

## **Basic Concepts**



# Making the Execution Programs Faster



- Use faster circuit technology to build the processor and the main memory.
- Arrange the hardware so that more than one operation can be performed at the same time.
- In the way, the number of operations performed per second is increased even though the elapsed time needed to perform any one operation is not changed.



- Laundry Example
- Ann, Brian, Cathy, Dave each have one load of clothes to wash, dry, and fold
- Washer takes 30 minutes
- Dryer takes 40 minutes
- "Folder" takes 20 minutes















C.Bala Subramanian, AP/CSE, KLU





- Pipelining doesn't help latency of single task, it helps throughput of entire workload
- Pipeline rate limited by slowest pipeline stage
- Multiple tasks operating simultaneously using different resources
- Potential speedup = Number pipe stages
- Unbalanced lengths of pipe stages reduces speedup
- Time to "fill" pipeline and time to "drain" it reduces speedup 8

Stall for Dependences

Use the Idea of Pipelining in a Computer

Fetch + Execution

Time

Time



(3)



Figure 8.1. Basic idea of instruction pipelining.

(c) Pipelined execution

E <sub>1</sub>

F 2

Clock cycle

Instruction

1,

13



 The processing of an instruction need not be divided into only two steps.

 A pipelined processor may process each instruction in Add RI

four steps.

F (Fetch) / : read the instruction from memory

D (Decode) : decode the instruction and fetch the source operand(s).

: perform the operation specified by the E (Execute) instruction \_ Add

: store and result in the destination location W (Write)

### Use the Idea of Pipelining in a

Computer

Fetch + Decode

+ Execution + Write





(a) Instruction execution divided into four steps



Textbook page: 457





- Each pipeline stage is expected to complete in one clock cycle.
- The clock period should be long enough to let the slowest pipeline stage to complete.
- Faster stages can only wait for the slowest one to complete.
- Since main memory is very slow compared to the execution, if each instruction needs to be fetched from main memory, pipeline is almost useless.
- Fortunately, we have cache.





- The potential increase in performance resulting from pipelining is proportional to the number of pipeline stages.
- However, this increase would be achieved only if all pipeline stages require the same time to complete, and there is no interruption throughout program execution.
- Unfortunately, this is not true.

  C.Bala Subramanian, AP/CSE, KLU







Figure 8.3. Ef fect of an execution operation taking more than one clock cycle C.Bala Subramanian, AP/CSE, KLU





- The previous pipeline is said to have been stalled for two clock cycles.
- Any condition that causes a pipeline to stall is called a hazard.
- Data hazard any condition in which either the source or the destination operands of an instruction are not available at the time expected in the pipeline. So some operation has to be delayed, and the pipeline stalls.
- Instruction (control) hazard a delay in the availability of an instruction causes the pipeline to stall.
- Structural hazard the situation when two instructions require the use of a given hardware resource at the same time.

#### Pipeline Performance



#### Instruction hazard



(a) Instruction execution steps in successive clock cycles



Idle periods – stalls (bubbles)

(b) Function performed by each processor stage in successive clock cycles

C.Bala Subramanian, AP/CSE, KLU

Figure 8.4. Pipeline stall caused by a cache miss in F2.

#### Pipeline Performance

Structural Load X(R1), R2 ■ Time hazard Clock cycle 2 3 5 6 7 Instruction  $F_1$  $\mathsf{D}_1$  $E_1$  $W_1$ 1<sub>1</sub> I<sub>2</sub> (Load)  $E_2$  $F_2$  $D_2$  $M_2$  $W_2$ 



Figure 8.5. Effect of a Load instruction on pipeline timing.





- Again, pipelining does not result in individual instructions being executed faster; rather, it is the throughput that increases.
- Throughput is measured by the rate at which instruction execution is completed.
- Pipeline stall causes degradation in pipeline performance.
- We need to identify all hazards that may cause the pipeline to stall and to find ways to minimize their impact.

### **Data Hazards**



#### **Data Hazards**

- We must ensure that the results obtained when instructions are executed in a pipelined processor are identical to those obtained when the same instructions are executed sequentially.
- Hazard occurs

$$A \leftarrow 3 + A$$
  
 $B \leftarrow 4 \times A$ 

No hazard

$$A \leftarrow 5 \times C$$
  
 $B \leftarrow 20 + C$ 

- When two operations depend on each other, they must be executed sequentially in the correct order.
- Another example:

## **Data Hazards**





Figure 8.6. Pipeline stalled by data dependency between  $D_2$  and  $W_1$ . C.Bala Subramanian, AP/CSE, KLU





- Instead of from the register file, the second instruction can get data directly from the output of ALU after the previous instruction is completed.
- A special arrangement needs to be made to "forward" the output of ALU to the input of ALU.





(b) P osition of the source and result registers in the processor pipeline

C.Bala Subramanian, AP/CSE, KLU Operand forwarding in a pipelined processor.



# Handling Data Hazards in Software



 Let the compiler detect and handle the hazard:

> I1: Mul R2, R3, R4 NOP NOP

12: Add R5, R4, R6

 The compiler can reorder the instructions to perform some useful work during the NOP slots.

#### **Side Effects**



- The previous example is explicit and easily detected.
- Sometimes an instruction changes the contents of a register other than the one named as the destination.
- When a location other than one explicitly named in an instruction as a destination operand is affected, the instruction is said to have a side effect. (Example?)
- Example: conditional code flags:

Add R1, R3

AddWithCarry R2, R4

 Instructions designed for execution on pipelined hardware should have few side effects.

### **Instruction Hazards**







- Whenever the stream of instructions supplied by the instruction fetch unit is interrupted, the pipeline stalls.
- Cache miss
- Branch







Figure 8.8. An idle c ycle caused by a branch instruction. C.Bala Subramanian, AP/CSE, KLU

#### **Branch Timing**

- Branch penalty
- Reducing the penalty



(a) Branch address computed in Excute stage



(b) Branch address computed in Decode stage

Figure 8.9. Branch timing.

C.Bala Subramanian, AP/CSE, KLU

29

# Instruction Queue and Prefetching





Figure 8.10. Use of an instruction queue in the hardware organization of Figure 8.2b.





- A conditional branch instruction introduces the added hazard caused by the dependency of the branch condition on the result of a preceding instruction.
- The decision to branch cannot be made until the execution of that instruction has been completed.
- Branch instructions represent about 20% of the dynamic instruction count of most programs.





- The instructions in the delay slots are always fetched. Therefore, we would like to arrange for them to be fully executed whether or not the branch is taken.
- The objective is to place useful instructions in these slots.
- The effectiveness of the delayed branch approach depends on how often it is possible to reorder instructions.





| LOOP | Shift_left | R1    |
|------|------------|-------|
|      | Decrement  | R2    |
|      | Branch=0   | LOOP  |
| NEXT | Add        | R1,R3 |

(a) Original program loop

| LOOP | Decrement  | R2    |
|------|------------|-------|
|      | Branch=0   | LOOP  |
|      | Shift_left | R1    |
| NEXT | Add        | R1,R3 |

(b) Reordered instructions

#### **Delayed Branch**











- To predict whether or not a particular branch will be taken.
- Simplest form: assume branch will not take place and continue to fetch instructions in sequential address order.
- Until the branch is evaluated, instruction execution along the predicted path must be done on a speculative basis.
- Speculative execution: instructions are executed before the processor is certain that they are in the correct execution sequence.
- Need to be careful so that no processor registers or memory locations are updated until it is confirmed that these instructions should indeed be executed.



#### **Incorrectly Predicted Branch**



Figure 8.14. Timing when cash and a caisi and taken incorrectly predicted as not taken.





- Better performance can be achieved if we arrange for some branch instructions to be predicted as taken and others as not taken.
- Use hardware to observe whether the target address is lower or higher than that of the branch instruction.
- Let compiler include a branch prediction bit.
- So far the branch prediction decision is always the same every time a given instruction is executed – static branch prediction.

### **Dynamic Branch Prediction**

LT : Likely to be taken

LNT: Likely not to be taken

ST: Strong Likely to be taken

LT : Likely to be taken

LNT: Likely not to be taken

SNT: Strong likely not to be taken





# Datapath and Control Considerations



## **Original Design**





#### **Pipelined Design**

- Separate instruction and data caches
- PC is connected to IMAR
- DMAR
- Separate MDR
- Buffers for ALU
- Instruction queue
- Instruction decoder output



- Reading an instruction from the instruction cache

- Incrementing the PC
- Decoding an instruction
- Reading from or writing into the data cache
- Reading the contents of up to two regs
- Writing into one register in the reg file
- Performing an ALU operation

# **Superscalar Operation**



#### **Overview**



- The maximum throughput of a pipelined processor is one instruction per clock cycle.
- If we equip the processor with multiple processing units to handle several instructions in parallel in each processing stage, several instructions start execution in the same clock cycle – multiple-issue.
- Processors are capable of achieving an instruction execution throughput of more than one instruction per cycle – superscalar processors.
- Multiple-issue requires a wider path to the cache and multiple execution units.

## Superscalar





C.Bala Subramanian, AP/CSE, KLU

Figure 8.19. A processor with two execution units.



## **Timing**



Figure 8.20. An example of instruction execution flow in the processor of Figure 8.19, assuming no hazards are encountered.

C.Bala Subramanian, AP/CSE, KLU





- Hazards
- Exceptions
- Imprecise exceptions
- Precise exceptions



C.Bala Subramanian, AP/CSE, KLU (a) Delayed write





- It is desirable to used out-of-order execution, so that an execution unit is freed to execute other instructions as soon as possible.
- At the same time, instructions must be completed in program order to allow precise exceptions.
- The use of temporary registers
- Commitment unit

| Clock c ycle          | 1              | 2              | 3               | 4               | 5               | 6               | ime<br>7       |
|-----------------------|----------------|----------------|-----------------|-----------------|-----------------|-----------------|----------------|
| I <sub>1</sub> (Fadd) | F <sub>1</sub> | D <sub>1</sub> | E <sub>1A</sub> | E <sub>1B</sub> | E <sub>1C</sub> | $W_1$           |                |
| I <sub>2</sub> (Add)  | F <sub>2</sub> | D <sub>2</sub> | E <sub>2</sub>  | TW <sub>2</sub> |                 | W <sub>2</sub>  |                |
| I <sub>3</sub> (Fsub) |                | F <sub>3</sub> | D <sub>3</sub>  | E <sub>3A</sub> | E 3B            | E <sub>3C</sub> | W <sub>3</sub> |
| ا <sub>4</sub> (Sub)  |                | F <sub>4</sub> | D <sub>4</sub>  | E <sub>4</sub>  | TW <sub>4</sub> |                 | $W_4$          |

# Performance Considerations







 The execution time T of a program that has a dynamic instruction count N is given by:

$$T = \frac{N \times S}{R}$$

where S is the average number of clock cycles it takes to fetch and execute one instruction, and R is the clock rate.

 Instruction throughput is defined as the number of instructions executed per second.

$$P_s = \frac{R}{S}$$

#### **Overview**



- An n-stage pipeline has the potential to increase the throughput by n times.
- However, the only real measure of performance is the total execution time of a program.
- Higher instruction throughput will not necessarily lead to higher performance.
- Two questions regarding pipelining
- How much of this potential increase in instruction throughput can be realized in practice?
- What is good value of n?





- Since an n-stage pipeline has the potential to increase the throughput by n times, how about we use a 10,000-stage pipeline?
- As the number of stages increase, the probability of the pipeline being stalled increases.
- The inherent delay in the basic operations increases.
- Hardware considerations (area, power, complexity,...)